EE220 2024 Noise Analysis and Simulation: Difference between revisions

From Center for Integrated Circuits and Devices Research (CIDR)
Jump to navigation Jump to search
No edit summary
Line 21: Line 21:


Change the length of the transistor to <math>2L_{\min}</math> and <math>3L_{\min}</math>. Identify and explain any changes in the drain current noise power spectral density.
Change the length of the transistor to <math>2L_{\min}</math> and <math>3L_{\min}</math>. Identify and explain any changes in the drain current noise power spectral density.
== Activity 2: PMOS Noise ==
Repeat Activity 1 but with a 0.8V SLVT PMOS transistor with the same size and with <math>V_{GS}=-0.4\mathrm{V}</math> and <math>V_{DS}=-0.4\mathrm{V}</math>.

Revision as of 23:24, 7 October 2024

  • Instructions: This activity is structured as a tutorial with an activity at the end. Should you have any questions, clarifications, or issues, please contact your instructor as soon as possible.
  • At the end of this activity, the student should be able to:
  1. Perform noise simulations using Cadence Spectre using the GlobalFoundries 22nm FDSOI design kit.

Activity 1: NMOS Noise

Bias a 0.8V SLVT NMOS transistor with and . For a width of and a length of :

  • What is the resulting DC drain current?
  • What is the transistor's and ?

Run a noise analysis from to .

  • Plot the drain current noise power spectral density, .
    • Identify the regions where thermal noise and flicker noise dominates.
    • What is the flicker noise corner?
    • Estimate the value of .
    • Estimate the value of
  • What is the total integrated drain current noise power?

Recall that the MOSFET drain current noise can be modeled as:

Change the length of the transistor to and . Identify and explain any changes in the drain current noise power spectral density.

Activity 2: PMOS Noise

Repeat Activity 1 but with a 0.8V SLVT PMOS transistor with the same size and with and .